

# **Combinational Circuit**

#### 2.1 INTRODUCTION

### Introduction to logic design:

Combinational circuits are those whose current input decides the current output. These circuits process the operations which can be fully logically specified with the help of Boolean functions. These circuits are formed of logic gates and input/output variables.



Fig. 2.1 Block Diagram of Combinational Circuit

A block diagram of a combinational circuit is shown in figure 2.1 **Design procedure:** 



### **2.2 ADDER**

### Half adder:

### Note:

OR-AND realisation is equivalent to NOR-NOR realisation. (both of 2 levels)



Fig. 2.2 NOR-NOR Realisation

### Note:

 AND-OR realisation is equivalent to NAND-NAND realisation. f(A, B, C, D) = AB + CD



Fig. 2.3 NANDc-NAND Realisation

A half adder adds the 2 inputs and produces sum and carry bits.

| Truth table |   |     |       |  |  |  |
|-------------|---|-----|-------|--|--|--|
| Α           | В | Sum | Carry |  |  |  |
| 0           | 0 | 0   | 0     |  |  |  |
| 0           | 1 | 1   | 0     |  |  |  |
| 1           | 0 | 1   | 0     |  |  |  |
| 1           | 1 | 0   | 1     |  |  |  |

Table 2.1 Truth Table for Half Adder

 $Sum = A\overline{B} + \overline{A}B = A \oplus B$ 

Carry = AB



Fig. 2.4 Half Adder using AND-OR Realization



Fig. 2.5 Half Adder using NAND-NAND Realization

## Half adder using NAND gate and NOR gate:



Fig. 2.6 Half Adder Circuit Implemented using only NAND Gate

Figure 2.6 represents a half adder circuit, implemented using only the NAND gate.



Fig. 2.7 Half Adder Circuit Implemented using only NOR Gate

Figure 2.7 represents a half adder circuit, implemented using only NOR gate.



### Full adder:

The full adder adds 3 bits and outputs sum bit S and carry bit, Cour.

| Truth table |        |                 |       |      |  |  |
|-------------|--------|-----------------|-------|------|--|--|
|             | Inputs | Sum             | Carry |      |  |  |
| Α           | В      | C <sub>in</sub> | S     | Cout |  |  |
| 0           | 0      | 0               | 0     | 0    |  |  |
| 0           | 0      | 1               | 1     | 0    |  |  |
| 0           | 1      | 0               | 1     | 0    |  |  |
| 0           | 1      | 1               | 0     | 1    |  |  |
| 1           | 0      | 0               | 1     | 0    |  |  |
| 1           | 0      | 1               | 0     | 1    |  |  |
| 1           | 1      | 0               | 0     | 1    |  |  |
| 1           | 1      | 1               | 1     | 1    |  |  |



**Table 2.2** 

For sum:



Fig. 2.8

It is a neutral function since the number of maxterms = the number of minterms.

$$S = A \oplus B \oplus C_{in}$$

For carry:



Fig. 2.9

$$C = AB + BC_{in} + AC_{in}$$

OR

$$C = C_{in}(A \oplus B) + AB$$

We have got the Boolean expression for sum and carry, now we will implement the Boolean expression using logic gates.



Fig. 2.10 Full Adder using 2 Half Adders and OR Gate

### Parallel adder:

### **Definition**

A binary parallel adder is a digital circuit that holds two binary inputs in parallel form and produces sum of those numbers in parallel form. It consists of full adders connected in a chain, with the output carry from each full-adder connected to the input carry of the next full - adder.

Figure 2.11 shows the connection between four full-adder (FA) circuits to provide a 4 bit parallel adder.



Fig. 2.11 Logic Diagram of a Binary Parallel Adder

The parallel adder in which carry-out of each full adder is the carry-in to the next most significant adder is called ripple carry adder. The greater the number of bits that a ripple carry adder must add, the greater is the time required to perform addition.

## Carry look ahead adder:

 $C_0 \leftarrow initial carry$  $C_4 \leftarrow final carry$ 

$$C_1 = C_0(A_0 \oplus B_0) + A_0B_0$$

 $\hookrightarrow$  (C<sub>1</sub> is generated if  $A_0 = 1, B_0 = 1$ 

OR

$$A_0 = 1 B_0 = 0$$

$$\&$$

$$C_0 = 1$$

ΩR

$$A_0 = 0 B_0 = 1$$
  
&  
 $C_0 = 1$ 

$$C_2 = A_1 B_1 + C_1 (A_1 \oplus B_1)$$
 ...(2)

$$C_3 = A_2B_2 + C_2(A_2 \oplus B_2)$$
 ...(3)

$$C_4 = A_3 B_3 + C_3 (A_3 \oplus B_3)$$
 ...(4)

In all 4 equations, each carry is dependent on the previous carry. If we perform back-substitution, put the value of  $C_1$  in  $C_2$  then  $C_2$  will be dependent on  $C_0$ , which is available at the beginning.

We can continue with this process.

In this way, we can generate carry at each stage independently.

Let

 $G_i = A_i B_i$  i = stage number

G = generator

 $P_i = A_i \oplus B_i$  (it determines whether carry in stage i should be propagated to stage i + 1)

Rewriting the equations of carry in terms of G, and P;

$$C_1 = C_0 P_0 + G_0$$
 ...(1)

$$C_2 = C_1 P_1 + G_1$$
 ...(2)

$$C_3 = C_2 P_2 + G_2$$
 ...(3)

$$C_4 = C_3 P_3 + G_3$$
 ...(4)

### **After substitution:**

$$C_1 = C_0 P_0 + G_0$$
 ...(1)

$$C_2 = C_0 P_0 P_1 + G_0 P_1 + G_1$$
 ...(2)

$$C_3 = (C_0 P_0 P_1 + G_0 P_1 + G_1) P_2 + G_2$$
 ...(3)

$$C_4 = C_0 P_0 P_1 P_2 P_3 + G_0 P_1 P_2 P_3 + G_1 P_2 P_3 + G_2 P_3 + G_3 \qquad ...(4)$$

### Note:

Carry is depandent G, P, C

## Time complexity of carry lookahead adder:

(if we do not have gates of required fan-in)



All the carry will be generated parallelly, but there will be a lag due to the presence of more SOP (sum of product) terms as we move from  $\rm C_1$  to  $\rm C_4$ 

$$C_4 = C_0 P_0 P_1 P_2 P_3 + G_0 P_1 P_2 P_3 + G_1 P_2 P_3 + G_2 P_3 + G_3$$





Fig. 2.12 Realization of Longest Term in Final Carry with Basic Gates of FAN-in 2

 $\rm T_{\tiny AND} \rightarrow Propagation$  delay of AND gate

Time complexity = 
$$3 \times T_{AND}$$

### **Generalisation:**

If there are "n+1" terms and we have AND gate of fan-in 'k', then  $\left(\frac{n+1}{k^i}\right)$  is

the number of gates required at ith level.

$$(n+1) \rightarrow \left(\frac{n+1}{k}\right) \rightarrow \left(\frac{n+1}{k^2}\right) \rightarrow \dots \frac{n+1}{k^i}$$

 $\frac{n+1}{k^i} = 1 \quad i \leftarrow \text{number of level}.$ 

$$\Rightarrow$$
 n + 1 =  $k^i$ 

$$\log_k(n+1)=i$$

Time complexity  $-\Theta(\log_k(n+1) \times T_{AND})$ 





In a look-ahead carry generator, the carry generate function  $G_i$  and the carry propagate function  $P_i$  for inputs  $A_i$  and  $B_i$  are given by:

$$P_i = A_i \oplus B_i$$
 and  $G_i = A_i B_i$ 

The expressions for the sum bit  $C_{i+1}$  and the carry bit City of the lookahead carry adder are given by:

 $S_i = P_i \oplus C_i$  and  $C_{i+1} = G_i + P_i C_i$ , where  $C_0$  is the input carry.

Consider a two-level logic implementation of the look-ahead carry generator. Assume that all P, and G are available for the carry generator circuit and that the AND and OR gates needed to implement the look-ahead carry generator for a 4-bit adder with  $S_3$ ,  $S_2$ ,  $S_1$ ,  $S_0$  and  $C_4$  as its outputs are respectively:

- **1)** 6, 3
- **2)** 10, 4
- **3)** 6, 4
- **4)** 10, 5

Sol: 2)

(CS-2007)

#### **BCD** adder:

Let's briefly review the process of BCD addition

- 1) For each digit in a decimal number, add its 4 bits BCD group.
- 2) If the addition result comes to be a number whose sum is less than 9, then that sum is in proper bcd form. No further updations are required.
- 3) But if the result of addition comes to be greater than 9, then simply add 0110 to the result to get the proper BCD. This will produce a carry to be added to the next decimal position.

### **Definition**



A BCD adder circuit must be able to operate in accordance with the above steps. In other words, the circuit must be able to do the following

- 1) Add two 4 bit BCD code groups, using straight binary addition.
- 2) Determine if the sum of this addition is greater than '9' (1001), if it is then add 0110 (decimal 6) to this sum and generate carry for next decimal position.

# SOLVED EXAMPLES

Perform the following decimal addition in 8421 code.
a) 25+13
b) 679.6+536.8

## Sol: a)

b)



Sol: 1216.4



Fig. 2.13 Logic Diagram of BCD Adder

### 2's Complement adder:

For representing negative numbers and in the process of subtraction best way is to represent the numbers in the 2's compliment form. Both the addition and subtraction operation of signed numbers can be done only by using the addition operation if we use 2's compliment form to represent negative numbers.



Fig. 2.14 2's Compliment Adder

Figure 2.14 shows a complete circuit that performs both addition and subtraction in 2's compliment. When the control signal is '1', the output of all the XOR gates will be  $\overline{\rm B}$  (complement of B), adding '1' to which will give 2's complement of B. So we connect the initial carry (C<sub>0</sub>) to the control signal.

The circuit performs 
$$\rightarrow$$
 A + 2's compliment of B = A - B subtraction

Similarly, when the control signal is 0, the circuit behaves like a parallel adder.

#### 2.3 SUBTRACTOR

### **Half subtractor:**

A half subtractor is a combinational circuit that performs the subtraction of one bit with the other and gives the result as a difference. There is an output to specify if a '1' has been borrowed. It subtracts the LSB of the subtrahend from the LSB of the minuend.

| Inp | ut | Output |                |  |
|-----|----|--------|----------------|--|
| Α   | В  | D      | B <sub>o</sub> |  |
| 0   | 0  | 0      | 0              |  |
| 0   | 1  | 1      | 1              |  |
| 1   | 0  | 1      | 0              |  |
| 1   | 1  | 0      | 0              |  |



a) Truth table

b) Block diagram

The output borrow  $B_0$  is '0' as long as  $A \ge B$ . It is 1 for A = 0 and B = 1. The logical expression of difference and Borrow is as follows:



Fig. 2.15 Logic Diagrams of a Half Subtractor

## Half subtractor Using NAND gate AND NOR gate:



Fig. 2.16 Half-Subtractor using 2-Input NOR Gates

Logic diagram of half-subtractor using only 2-input NOR gates



Fig. 2.17 half-Subtractor using 2-Input NAND Gates

Logic diagram of a half-subtractor using only 2-input NAND gates

### **Full subtractor:**

The half subtractor can perform only LSB subtraction. If, in result borrow is present, then this borrow is forwarded to the next higher bits.

|   | Input |                | Difference | Borrow         |
|---|-------|----------------|------------|----------------|
| Α | В     | b <sub>i</sub> | D          | B <sub>o</sub> |
| 0 | 0     | 0              | 0          | 0              |
| 0 | 0     | 1              | 1          | 1              |
| 0 | 1     | 0              | 1          | 1              |
| 0 | 1     | 1              | 0          | 1              |
| 1 | 0     | 0              | 1          | 0              |
| 1 | 0     | 1              | 0          | 0              |
| 1 | 1     | 0              | 0          | 0              |
| 1 | 1     | 1              | 1          | 1              |

a) Truth table

b) Block diagram

From the truth table, a circuit that will give the correct difference and bits in response to every possible combination of A, B and bi is given as:

$$D = \overline{A}\overline{B}b_{i} + \overline{A}B\overline{b}_{i} + A\overline{B}\overline{b}_{i} + ABb_{i}$$

$$= b_{i}(AB + \overline{A}\overline{B}) + \overline{b}_{i}(A\overline{B} + \overline{A}B)$$

$$= b_{i}(\overline{A \oplus B}) + \overline{b}_{i}(A \oplus B)$$

$$D = A \oplus B \oplus b_{i}$$

$$\begin{split} B_{0} &= \overline{A}\overline{B}b_{i} + \overline{A}B\overline{b}_{i} + \overline{A}Bb_{i} + ABb_{i} = \overline{A}B(b_{i} + \overline{b}_{i}) + (AB + \overline{A}\overline{B})b_{i} \\ \hline B_{0} &= \overline{A}B + (\overline{A \oplus B})b_{i} \end{split}$$



Fig. 2.18 Logic Diagram of a Full-Subtractor

## Full subtractor using NAND Gate AND-NOR gate:

$$D = A \oplus B \oplus b_{i}$$

$$B_{0} = \overline{A}B + (\overline{A \oplus B})b_{i}$$



Fig. 2.19 Logic Diagram of a Full Subtractor using 2 Input NAND Gates.



Fig. 2.20 Logic Diagram of a Full Subtractor using only 2-Input NOR Gates.

#### Parallel subtractor:

Complementation helps in carrying out subtraction in an easy manner. The subtraction A-B can be performed with the help of 2's complement of B and adding it to A. The 2's complement can be obtained by taking the 1's complement and adding 1 to the least significant pair of bits.



Fig. 2.21 Logic Diagram of a 4 Bit Parallel Subtractor

### 2.4 ENCODER

### Introduction:

A digital encoder is a device whose inputs are decimal digits and whose output is the coded representation of those inputs.

Figure 2.21 shows a block diagram of an encoder with M inputs and N outputs. Here inputs are active high.



Fig. 2.22 Block Diagram of an Encoder

### Octal to binary encoder:

An octal to a binary encoder (8 lines to 3 line encoder) accepts 8 input lines and produces a 3 bit output code corresponding to the particular input. From the truth table, we observe that  $\rm A_2$  is 1 if any of the digits  $\rm D_4$  or  $\rm D_5$  or  $\rm D_6$  or  $\rm D_7$  is 1.

Therefore,

$$A_2 = D_4 + D_5 + D_6 + D_7$$

Similarly,

$$A_1 = D_2 + D_3 + D_6 + D_7$$
  
 $A_0 = D_1 + D_3 + D_5 + D_7$ 

### Note:

 $\rm D_{\rm 0}$  is not present in any of the expression, So  $\rm D_{\rm 0}$  is considered as "don't care".



| 0.1.1                       | Octal digits |                | Binary         |                |  |  |  |
|-----------------------------|--------------|----------------|----------------|----------------|--|--|--|
| Octal                       | digits       | A <sub>2</sub> | A <sub>1</sub> | A <sub>o</sub> |  |  |  |
| D <sub>o</sub>              | 0            | 0              | 0              | 0              |  |  |  |
| D <sub>1</sub>              | 1            | 0              | 0              | 1              |  |  |  |
| $D_{\scriptscriptstyle 2}$  | 2            | 0              | 1              | 0              |  |  |  |
| $D_3$                       | 3            | 0              | 1              | 1              |  |  |  |
| $D_{4}$                     | 4            | 1              | 0              | 0              |  |  |  |
| $D_{\scriptscriptstyle{5}}$ | 5            | 1              | 0              | 1              |  |  |  |
| $D_6$                       | 6            | 1              | 1              | 0              |  |  |  |
| D <sub>7</sub>              | 7            | 1              | 1              | 1              |  |  |  |



Binary

## a) Truth table

## b) Logic Diagram

## **Decimal to BCD encoder:**

This type of encoder has 10 inputs – one for each decimal digit and 4 outputs that correspond to the BCD code.



| Decimal                     |        |   |                |                |                |  |  |
|-----------------------------|--------|---|----------------|----------------|----------------|--|--|
| inp                         | inputs |   | A <sub>2</sub> | A <sub>1</sub> | A <sub>o</sub> |  |  |
| $D_0$                       | 0      | 0 | 0              | 0              | 0              |  |  |
| $D_1$                       | 1      | 0 | 0              | 0              | 1              |  |  |
| $D_2$                       | 2      | 0 | 0              | 1              | 0              |  |  |
| $D_3$                       | 3      | 0 | 0              | 1              | 1              |  |  |
| $D_{_4}$                    | 4      | 0 | 1              | 0              | 0              |  |  |
| $D_{\scriptscriptstyle{5}}$ | 5      | 0 | 1              | 0              | 1              |  |  |
| $D_6$                       | 6      | 0 | 1              | 1              | 0              |  |  |
| $D_7$                       | 7      | 0 | 1              | 1              | 1              |  |  |
| D <sub>8</sub>              | 8      | 1 | 0              | 0              | 0              |  |  |
| $D_{9}$                     | 9      | 1 | 0              | 0              | 1              |  |  |
|                             |        |   |                |                |                |  |  |

a) Logic symbol

b) Truth table





c) Logic Design

## Hexadecimal to binary encoder:

In hexadecimal number system, radix = 16

Range - 0 to F (15)

Total available numbers in base 16 = 16 =  $2^m \Rightarrow m = \log_2 16 = \log_2 2^4 = 4$ 

∴ 4 o/p bits are required.

From Fig. 2.17

$$B_0 = 1 + 3 + 5 + 7 + 9 + B + D + F$$

$$B_1 = 2 + 3 + 6 + 7 + A + B + E + F$$

Similarly, we can find out  ${\rm B_2} \ {\rm B_3}$  from the truth table.



### **Priority encoder:**

The encoders we discussed so far will operate correctly, provided that only one decimal input is high at any given time. In some practical systems, two or more decimal inputs may be HIGH at the same time.

A priority encoder is a logic circuit that responds to just one input in accordance with some priority system, among all those that may be simultaneously high.

The most common priority system is based on the relative magnitude of the inputs; whichever decimal input is largest is the one that is encoded.



Fig. 2.23 Priority Encoder

### Let's look at the truth table:

| I <sub>3</sub> |   | I <sub>1</sub> | I <sub>o</sub> | <b>Y</b> <sub>1</sub> | Y <sub>2</sub> |
|----------------|---|----------------|----------------|-----------------------|----------------|
| 0              | 0 | 0              | 0              | Χ                     | Χ              |
| 0              | 0 | 0              | 1              | 0                     | 0              |
| 0              | 0 | 1              | Χ              | 0                     | 1              |
| 0              | 1 | Χ              | Χ              | 1                     | 0              |
| 1              | X | Χ              | Χ              | 1                     | 1              |

Table 2.3

## $X \rightarrow don't care$



Fig. 2.24

### 2.5 DECODER

### Introduction:

A decoder is a logic circuit that converts an N-bit binary input into M output lines such that only one output line is activated for each of the possible input combinations.

Figure 2.24 shows the general decoder diagram. Since each of the N inputs can be a 0 or 1, there are  $2^N$  possible input combinations. For each of these input combinations, there are only one of the 'M' outputs that will be active (HIGH), all other outputs will remain inactive (LOW).



Fig. 2.25 General Block Diagram of Decoder

### **BCD** to 7 segment decoder:

This type of decoder accepts BCD code and provides output to lighten seven segment display devices to produce a decimal read out.

Each segment is made up of a material that emits eight when the current is passed through it.



Fig. 2.26 Letters used to Designate the Segment

| Decimal |           | 8-4-2-1 BCD |           |    |   | Se | ven S | egme | nt Co | de |   |
|---------|-----------|-------------|-----------|----|---|----|-------|------|-------|----|---|
| digit   | <b>A3</b> | A2          | <b>A1</b> | AO | a | b  | С     | d    | е     | f  | g |
| 0       | 0         | 0           | 0         | 0  | 1 | 1  | 1     | 1    | 1     | 1  | 0 |
| 1       | 0         | 0           | 0         | 1  | 0 | 1  | 1     | 0    | 0     | 0  | 0 |
| 2       | 0         | 0           | 1         | 0  | 1 | 1  | 0     | 1    | 1     | 0  | 1 |
| 3       | 0         | 0           | 1         | 1  | 1 | 1  | 1     | 1    | 0     | 0  | 1 |
| 4       | 0         | 1           | 0         | 0  | 0 | 1  | 1     | 0    | 0     | 1  | 1 |
| 5       | 0         | 1           | 0         | 1  | 1 | 0  | 1     | 1    | 0     | 1  | 1 |
| 6       | 0         | 1           | 1         | 0  | 1 | 0  | 1     | 1    | 1     | 1  | 1 |
| 7       | 0         | 1           | 1         | 1  | 1 | 1  | 1     | 0    | 0     | 0  | 0 |
| 8       | 1         | 0           | 0         | 0  | 1 | 1  | 1     | 1    | 1     | 1  | 1 |
| 9       | 1         | 0           | 0         | 1  | 1 | 1  | 1     | 1    | 0     | 1  | 1 |

**Table 2.4 Functional Table** 

We can find a simplified Boolean expression for each of the segments from the functional table.



Fig. 2.26 Logic Circuit

### **Logic construction of ROM:**

- ROM can be used to realize combinational functions by storing appropriate values at locations.
- Every ROM is expressed in terms of the ROM matrix and decoder.
- ROM matrix contains a set of links and connections. The lines entering the matrix and leaving are called connections and intersections between rows and columns are called links.



Fig. 2.27 Logic Diagram and Truth Table of ROM

### Implementing function using only decoder:



Fig. 2.28

### Note:

The number of vertical lines gives the number of functions.

 $f = \sum (0, 2)$ 

 $g = \sum (1, 3)$ 

 $h = \sum (1)$ 

## Implementing function using decoder (ROM) and multiplexer:

Consider the function,  $F = \sum (0, 1, 5, 7)$ 



Fig. 2.29 Implementation of 'F' Using ROM

The above decoder (ROM) has  $\rightarrow$  8 + 1 connections

- $\rightarrow$  1 Function
- $\rightarrow$  8 × 1 = 8 Links

We can represent the same function using  $(2 \times 4)$  decode &  $2 \times 1$  MUX.



Fig. 2.30 Implementing Function Using ROM and Multiplexer

$$F(A,B,C) = \overline{A}\overline{B}\overline{C} + \overline{A}\overline{B}C + A\overline{B}C + ABC$$

$$\Rightarrow$$
 A = 0 B = 0 C = 0

$$F = \overline{A}\overline{B}\overline{C}$$

$$\Rightarrow$$
 A = 0 B = 0 C = 1

$$F = \overline{A}\overline{B}C$$

The above combinational circuit has  $\rightarrow$  (4+2) connection

$$\rightarrow$$
 4 × 2 = 8 links

For a 10 variables function and for a given set of decoder and MUX, let's find how many 'connections' and 'Links' exist.

| Decoder | MUX | Connections | Links                                |
|---------|-----|-------------|--------------------------------------|
| 10      | 0   | 1024+1      | 1024                                 |
| 5       | 5   | 32+32=64    | $2^5 \times 2^5 = 1024$              |
| 4       | 6   | 16+64=80    | 2 <sup>4</sup> ×2 <sup>6</sup> =1024 |
| 3       | 7   | 8+128=136   | 1024                                 |

**Table 2.5** 





Beyond a certain limit number of connections starts increasing.



## **Rack Your Brain**

Will always adding decoder and mux decrease number of connections?

## Decoder with enable:



Fig. 2.31 1 X 2 decoder

$$E = 1$$
 and  $A = 0$  then  $I_0 = 1 = \overline{A}E$   
 $E = 1$  and  $A = 1$  then  $I_1 = 1 = AE$ 

## **Rack Your Brain**



Find the Boolean expression for F.

**SOLVED EXAMPLES** 

## Sol:



Expansion of decoder in general

## O2 Construct m×2<sup>m</sup> decoder using n×2<sup>n</sup>

## Sol: n×2<sup>n</sup> decoder

1 device  $\rightarrow$  "n" lines

1 line  $\rightarrow \frac{1}{n}$  device (not feasible, just for the sake of calculation)

### Level 1

Let's say,

$$\log m \left\{ \frac{1}{2} \log m \times m \right\} m$$



$$m \text{ lines} \rightarrow \frac{m}{n} \text{ devices}$$

### Level 2

$$\left(\frac{m}{n}\right)$$
 lines  $\rightarrow \left(\frac{1}{n} \times \frac{m}{n}\right)$  devices

## Level 3

$$\frac{m}{n^2}$$
 lines  $\rightarrow \left(\frac{m}{n^3}\right)$  devices

: : :

Level K

$$\frac{m}{n^k} \approx 1$$

$$\frac{m}{n^k} \le 1$$

$$k \ge \left\lceil \left( \frac{\log_2 m}{\log_2 n} \right) \right\rceil$$

### Note:

The total number of decoders required for 'k' levels:

$$\sum_{k=1}^{\frac{\log m}{\log n}} \frac{m}{k}$$



### **Rack Your Brain**

How many levels are required to construct a 7×128 decoder using a 1×2 decoder? Also, find the total number of decoders required.

Using 2 (3×8) decoder construct 4×16 decoder.

## Sol:



## **Address expansion of ROM:**



If we give  $A_0 = 0$ ,  $A_1 = 0$  in the address, then we will get the data stored in 'O<sub>0</sub>'  $O_0$  will 0 1 0 1 0 1 0 0

Total size =  $4 \text{ words} \times 8 \text{ bits}$ .

After expanding the address, i.e. increasing the number of words that can be stored (the size of each word is the same)



Total size = 8 word × 8 bit

## **Word expansion of ROM:**



When  $A_1 = 0$ ,  $A_0 = 0$ ,  $D_1$  and  $D_5$  are going to get selected. (overall, we'll have 8+8=16 bits) Size of word = 16 bits Number of words = 4

## **SOLVED EXAMPLES**

Onsider a device that is enabled using 8 address bits as shown below. For how many address the device is enabled:



Sol:



'X' can be made '1' in 3 ways:

$$A_7 = 1 A_6 = 0$$

$$A_7 = 0 A_6 = 1$$

$$A_7 = 1 A_6 = 1$$

Similarly,

 $Y \rightarrow 1 \text{ way}$ 

 $Z \rightarrow 2$  ways

 $M \rightarrow 2 \text{ ways}$ 

Total ways =  $3 \times 2 \times 2 = 12$  ways.

#### 2.6 DEMULTIPLEXER

### **Definition**

A multiplexer takes several inputs and transmits one of them to the output. A demultiplexer performs the reverse operations of multiplexer. It takes a single input and distributes it over many outputs. Basically Demultiplexer can be thought of a distributor, since it transmits same data to different destinations.

#### Note:

Demultiplexer takes one input and selectively distributes it to 1-of-N output channel like a multi position switch.



Fig. 2.33 Functional Diagram of a General Demultiplexer.

## Let's look at (1 × 22) demultiplexer,





Fig. 2.34 Logic Circuit Diagram of 1×4 DeMUX

| S <sub>1</sub> | S <sub>o</sub> | O <sub>o</sub> | <b>O</b> <sub>1</sub> | 0, | <b>O</b> <sub>3</sub> |
|----------------|----------------|----------------|-----------------------|----|-----------------------|
| 0              | 0              | I              | 0                     | 0  | 0                     |
| 0              | 1              | 0              | I                     | 0  | 0                     |
| 1              | 0              | 0              | 0                     | 1  | 0                     |
| 1              | 1              | 0              | 0                     | 0  | I                     |

Table 2.6 Truth Table for 1×4 Demux

#### 2.7 MULTIPLEXERS

### **Definition:**

Multiplexing means sharing. A common example of multiplexing or sharing occurs when several hardware devices share a single transmission bus to communicate with a computer.

A multiplexer (MUX) is a logic circuit that accepts several data inputs and allows only one of them at a time to get through the output. The routing of the data input to the output is controlled by select lines.



Fig. 2.35 Functional Diagram of Digital Multiplexer

## The 4-input multiplexer:

Fig. 2.27 a) shows the logic circularly for a 4 input multiplexer with data inputs D0, D1, D2, and D3 and data select inputs S0 and S1. The logic levels applied to the S0 and S1 inputs determine which AND gate is enabled so that its data input passes through the OR gate to the output. The function table at Fig. 2.27 b) gives the output for the input select codes as

$$Z = \overline{S_1 S_0} D_0 + \overline{S_1} S_0 D_1 + S_1 \overline{S_0} D_2 + S_1 S_0 D_3$$



| Select | inputs         | o/p         |
|--------|----------------|-------------|
| S,     | S <sub>o</sub> | Z           |
| 0      | 0              | $D_{\circ}$ |
| 0      | 1              | $D_{_{1}}$  |
| 1      | 0              | $D_2$       |
| 1      | 1              | $D_3$       |

a) Logic Diagram

b) Function Table

## MUX as universal logic gates:

Implementation of NAND using 2:1 MUX



Fig. 2.36 Implementation of NAND Using MUX

The First multiplexer will act as NOT gate, which will produce complemented input to the second multiplexer.

## Implementation of NOR gate using 2:1 MUX



Fig. 2.37 Implementation of NOR Gate Using MUX



## **SOLVED EXAMPLES**



**Sol:** 
$$f = E(I_0 \overline{S}_1 \overline{S}_0 + I_1 \overline{S}_1 S_0 + I_2 S_1 \overline{S}_0 + I_3 S_1 S_0)$$

$$f = \overline{Z}(XY\overline{Z} + XYZ + Y\overline{Y}\overline{Z} + \overline{Y}\overline{Y}Z)$$

$$f = \overline{Z}(XY + \overline{Y}Z)$$

$$f = XY\overline{Z}$$
 **Sol:**

Sol: 
$$F = \overline{A}B\overline{C} + \overline{A}BC + A\overline{B}C + AB\overline{C} + ABC$$
  
 $F = O(\overline{B}\overline{C}) + A(\overline{B}C) + 1(B\overline{C}) + 1(BC)$ 





## O3 Construct t×1 MUX using 2×1

## Sol:



When  $S_2S_1S_0 = 011$ ,  $I_1$ ,  $I_3$ ,  $I_5$ , and  $I_7$  are selected at level 1,  $D_1$ ,  $D_1$  will be selected at level 2,  $I_0$  will be selected at level 3.

∴ I<sub>3</sub> will appear at the output.



## M×1 MUX using N×1 MUX:

In N×1 MUX: 'N' lines 
$$\rightarrow$$
 1 device

1 line 
$$\rightarrow \frac{1}{N}$$
 device

For M lines, 
$$\frac{M}{N}$$
 devices in 1<sup>st</sup> level

For 
$$\frac{M}{N}$$
 lines,  $\frac{M}{N} \times \frac{1}{N} = \frac{M}{N^2}$  devices in 2<sup>nd</sup> level

$$\frac{M}{N^K} \leq 1 \text{ at } K^{th} \text{ level.}$$

$$N^K \geq M$$

$$K \ge \log_N M$$
  $K \to No. of level$ 

Total no. of devices 
$$- \boxed{D = \sum_{K=1}^{\lceil \log_N M \rceil} \left(\frac{M}{N^K}\right)}$$

### **Applications:**

### Logic function generator:

## **SOLVED EXAMPLES**

O1 Use a multiplexer to implement the logic function  $F = A \oplus B \oplus C$ 

Sol: Since F = 1 when ABC = 001, 010, 100 and 111, we connect logic 1 to data inputs D<sub>1</sub>, D<sub>2</sub>, D<sub>4</sub> and D<sub>7</sub>. Logic 0 is connected to other data inputs D<sub>0</sub>, D<sub>3</sub>, D<sub>5</sub> and D<sub>6</sub>. When the data select inputs are any of the combinations for which F = 1, the output will be 1.

| S <sub>2</sub> | S <sub>1</sub> | S <sub>o</sub> |           |
|----------------|----------------|----------------|-----------|
| A              | В              | С              | F = A⊕B⊕C |
| 0              | 0              | 0              | 0         |
| 0              | 0              | 1              | 1         |
| 0              | 1              | 0              | 1         |
| 0              | 1              | 1              | 0         |
| 1              | 0              | 0              | 1         |
| 1              | 0              | 1              | 0         |
| 1              | 1              | 0              | 0         |
| 1              | 1              | 1              | 1         |

Table 2.7



## **Previous Years' Question**

2

Suppose only one multiplexer and one inverter are allowed to be used to implement any Boolean function of n variables. What is the minimum size of the multiplexer needed?

- 1) 2<sup>n</sup> line to 1 line
- **2)** 2<sup>1+1</sup> line to 1 line
- **3)** 2<sup>n-1</sup> line to 1 line
- **4)** 2<sup>n-1</sup> line to 1 line

Sol: 3)

(CS-2007)

#### 2.8 COMPARATORS

A comparator is a logic circuit used to compare the magnitudes of two binary numbers. Depending on the design, it may either simply provide an output that is active when the two numbers are equal or provide outputs that signify which of the numbers is greater when equality does not hold.

### Note:

The X-NOR gate is a basic comparator, because it outputs a 1 only if it's two input bits are equal.

### 2-bit comparator:

Let two numbers be  $(A_2A_1)$  and  $(B_2B_1)$  where  $A_1$  and  $B_2$  are the least significant bits of two numbers.

### Case (i) A = B

: X NOR gate is called equality detector.



Fig. 2.38 "A = B" Comparator

If 
$$x_1 = 1$$
 and  $x_2 = 1$ , o/p is 1
$$|x_1.x_2 = 1|$$

### Case (ii) A > B

If 
$$(A_2 > B_2)$$
 OR  $(A_2 = B_2 \& A_1 > B_1)$ , o/p is 1  
 $A_2 = 1$   $A_1 = 1$   
 $B_2 = 0$   $B_1 = 0$ 



Fig. 2.39 "A>B" Comparator

For A > B, 
$$A_2 \overline{B}_2 + x_2 \cdot (A_1 \overline{B}_1) = 1$$

## Case (iii) A < B

If (A2 < B2) OR (
$$A_2 = B_2 \& A_1 < B_1$$
)

$$A_{2} = 0 A_{1} = 0$$

$$B_2 = 1 B_1 = 1$$



Fig. 2.40 "A<B" Comparator

For B > A, 
$$\overline{\overline{A}_2B_2 + x_2.(\overline{A}_1B_1)} = 1$$

# Rack Your Brain



What is the function 'F' in Canonical SOP?

### 2.9 HAZARDS

Hazards are unwanted switching transients that may appear at the output of a circuit because different paths have different propagation delays. Such a transient is also called a glitch or a spurious spike, which is caused by the hazardous behaviour of a logic circuit. Hazards occur in combinational circuits as well as in sequential circuits.

The permanent hazards are resulted due to open circuits or short circuits of the connecting lead. (terminals)

#### Note:

The hazards can be "stuck at 0" (s-a-0) or "stuck at 1" (s-a-1)

The single fault analysis is made using the "path sensitization" technique. This technique provides a test vector.

## **Procedure for finding the test vectors:**

- Inactive all the other paths except the tested path.
  - a) For "AND" or "NAND", apply logic '1' for inactivation.
  - b) For "OR" or "NOR", apply logic '0' for inactivation.
- Apply the opposite logic value at the tested place.
- The i/p combinations satisfying the above requirements form the test vector.

## **SOLVED EXAMPLES**



## Sol:

| A | В | С |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |



If for all 3 i/ps, o/p is 1, then c is not s-a-0



## **Chapter Summary**



• Half adder: 2 binary inputs and 2 binary outputs.

$$S = P \oplus Q$$

$$C = PQ$$

• Full adder: 3 binary inputs and 2 binary outputs.

$$S = P \oplus Q \oplus R$$

$$C = R(A \oplus B) + AB$$

Carry look ahead adder:

Carry is generated at each stage independently.

Carry is dependent on generator (G.), propagation (P.)

and initial carry (C<sub>o</sub>)

- Parallel adder: Output carry from each full-adder is connected to the input carry of the next full adder.
- BCD adder: Adds two 4 bits BCD code groups using straight binary addition.
- Half subtractor: Difference = A ⊕ B

$$Borrow = AB$$

- Full subtractor: Difference = A ⊕ B ⊕ C
- Borrow =  $AB + (A \oplus B)C$
- Encoder: Outputs are coded representations of the inputs.
- Priority encoder: It responds to just one input in accordance with some priority system.
- Decoder: Only one output line is activated for each possible combination of the input
- Demultiplexer: It takes one input data source and selectively distributes it to 1-of-N output channels
- Multiplexer: It accepts several data inputs and allows one of them at a time to get through the output.
- Hazards: Stuck-at-0

Stuck-at-1